GD32A50x User Manual
109
This bit is reset only by a Backup domain reset.
14
CCOSEL
RTC clock output selection
0: RTC clock div 64
1: RTC clock
This bit is reset only by a POR.
13:10
Reserved
Must be kept at reset value.
9
ROSEL
RTC output selection
0: RTC alarm pulse is selected as the RTC output
1: RTC second pulse is selected as the RTC output
This bit is reset only by a Backup domain reset.
8
ASOEN
RTC alarm or second signal output enable
0: Disable RTC alarm or second output
1: Enable RTC alarm or second output
When enable, the TAMPER pin will output the RTC output.
This bit is reset only by a Backup domain reset.
7
COEN
RTC clock calibration output enable
0: Disable RTC clock calibration output
1: Enable RTC clock Calibration output
When enable, the TAMPER pin will output the RTC clock or RTC clock divided by
64. ASOEN has the priority over COEN. When ASOEN is set, the TAMPER pin will
output the RTC alarm or second signal whether COEN is set or not.
This bit is reset only by a POR.
6:0
RCCV[6:0]
RTC clock calibration value
The value indicates how many clock pulses are ignored or added every 2^20 RTC
clock pulses.
This bit is reset only by a Backup domain reset.
4.4.3.
Tamper pin control register (BKP_TPCTL)
Address offset: 0x30
Reset value: 0x0000 8000
This register can be accessed by half-word (16-bit) or word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PCSEL
Reserved
TPAL
TPEN
rw
rw
rw
Bits
Fields
Descriptions