![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 164](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782164.webp)
GD32A50x User Manual
164
Table 7-1. Trigger input bit fields selection
7.5.3.
Trigger selection for ADC0 register (TRIGSEL_ADC0)
Address offset: 0x08
Reset value: 0x0000 1E16
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
LK
Reserved
rs
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
INSEL1[6:0]
Reserved
INSEL0[6:0]
rw
rw
Bits
Fields
Descriptions
31
LK
TRIGSEL register lock.
This bit is set by software and cleared only by a system reset. When it is set, it
disables write access to TRIGSEL_ADC0 register.
0: TRIGSEL_ADC0 register write is enabled.
1: TRIGSEL_ADC0 register write is disabled.
30:7
Reserved
Must be kept at reset value.
6:0
INSEL0[6:0]
Trigger input source selection for output0
These bits are used to select trigger input signal connected to output1. The output
is used as the source of ADC0_RTTRG(ADC0 routine channel group) trigger input.
For the detailed configuration, please refer to
Table 7-1. Trigger input bit fields
7.5.4.
Trigger selection for ADC1 register (TRIGSEL_ADC1)
Address offset: 0xC
Reset value: 0x0000 1E16
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
LK
Reserved
rs
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
INSEL1[6:0]
Reserved
INSEL0[6:0]
rw
rw
Bits
Fields
Descriptions