GD32A50x User Manual
660
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DB0FD_EHT[7:0]
DB1FD_EHT[7:0]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DB2FD_EHT[7:0]
DB3FD_EHT[7:0]
rw
rw
Bits
Fields
Descriptions
31:24
DB0FD_EHT[7:0]
Data byte 0 filter data / Data byte 0 expected high threshold in Pretended
Networking mode
Refer to DB3FD_EHT[7:0] descriptions.
23:16
DB1FD_EHT[7:0]
Data byte 1 filter data / Data byte 1 expected high threshold in Pretended
Networking mode
Refer to DB3FD_EHT[7:0] descriptions.
15:8
DB2FD_EHT[7:0]
Data byte 2 filter data / Data byte 2 expected high threshold in Pretended
Networking mode
Refer to DB3FD_EHT[7:0] descriptions.
7:0
DB3FD_EHT[7:0]
Data byte 3 filter data / Data byte 2 expected high threshold in Pretended
Networking mode
Data byte 3 filter data
(when DATAFT[1:0] bit field in CAN_PN_CTL0 register is
0):
0: The bit is "don't care"
1: The bit is checked
Data byte 3 expected high threshold
(when DATAFT[1:0] bit field is 3).
Bits reserved
(when DATAFT[1:0] bit field is 1 or 2).
23.5.24.
Pretended Networking mode data 1 filter / expected data high 1 register
(CAN_PN_DF1EDH1)
Address offset: 0xB24
Reset value: 0x0000 0000
All bits
of this register should be configured in Inactive mode only, because they are blocked
by hardware in other modes.
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DB4FD_HTF[7:0]
DB5FD_HTF[7:0]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DB6FD_HTF[7:0]
DB7FD_HTF[7:0]