GD32A50x User Manual
194
Refer to SEL8[3:0] description
15:12
SEL11[3:0]
Pin 1 alternate function selected
These bits are set and cleared by software.
Refer to SEL8[3:0] description
11:8
SEL10[3:0]
Pin 10 alternate function selected
These bits are set and cleared by software.
Refer to SEL8[3:0] description
7:4
SEL9[3:0]
Pin 9 alternate function selected
These bits are set and cleared by software.
Refer to SEL8[3:0] description
3:0
SEL8[3:0]
Pin 8 alternate function selected
These bits are set and cleared by software.
0000: AF0 selected (reset value)
0001: AF1 selected
0010: AF2 selected
0011: AF3 selected
0100: AF4 selected
0101: AF5 selected
0110: AF6 selected
0111: AF7 selected
1000: AF8 selected
1001: AF9 selected
1010 ~ 1111: Reserved
8.4.11.
Bit clear register (GPIOx_BC, x=A..F)
Address offset: 0x28
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CR15
CR14
CR13
CR12
CR11
CR10
CR9
CR8
CR7
CR6
CR5
CR4
CR3
CR2
CR1
CR0
w
w
w
w
w
w
w
w
w
w
w
w
w
w
w
w
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value
15:0
CRy
Port clear bit y(y=0..15)