![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 217](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782217.webp)
GD32A50x User Manual
217
0: Shifter error flags do not generate an interrupt
1: Shifter error flags generate an interrupt
9.5.8.
Timer status interrupt enable register (MFCOM_TMSIEN)
Address offset: 0x20
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TMSIEN[3:0]
rw
Bits
Fields
Descriptions
31:4
Reserved
Must be kept at reset value
3:0
TMSIEN[3:0]
Timer status interrupt enable
Enable interrupt when timer x status flags in bit field TMSTAT[3:0] are set.
0: Timer status flags do not generate interrupts
1: Timer status flags generate interrupts
9.5.9.
Shifter status DMA enable register (MFCOM_SSDMAEN)
Address offset: 0x28
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SSDMAEN[3:0]
rw
Bits
Fields
Descriptions
31:4
Reserved
Must be kept at reset value
3:0
SSDMAEN[3:0]
Shifter status DMA enable
DMA is enabled when the timer x status flags in bit field SSTAT[3:0] are set
0: Shifter status flags do not generate DMA requests
1: Shifter status flags generate DMA requests