GD32A50x User Manual
653
Phase buffer segment 1 time quantum = PBS1[4:0] + 1
4:0
PBS2[4:0]
Phase buffer segment 2
Phase buffer segment 2 time quantum = PBS2[4:0] + 1
23.5.14.
Receive FIFO/mailbox private filter x register (CAN_RFIFOMPFx)(x=0..31)
Address offset: 0x880 + 4
x
Reset value: 0xXXXX XXXX
These register is located in RAM.
All bits of
these registers should be configured in Inactive mode only, because they are
blocked by hardware in other modes.
These registers are not affected by software reset bit SWRST in CAN_CTL0 register.
These registers have to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FMFD31 FMFD30 FMFD29 FMFD27 FMFD27 FMFD26 FMFD25 FMFD24 FMFD23 FMFD22 FMFD21 FMFD20 FMFD19 FMFD18 FMFD17 FMFD16
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FMFD15 FMFD14 FMFD13 FMFD12 FMFD11 FMFD10
FMFD9
FMFD8
FMFD7
FMFD6
FMFD5
FMFD4
FMFD3
FMFD2
FMFD1
FMFD0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:0
FMFDx
FIFO/mailbox filter data
If used as mailbox filters, refer to the MFDx bits in CAN_RMPUBF register.
If used as Rx FIFO filters, refer to the FFDx bits in CAN_RFIFOPUBF register.
0: The bit is "don't care"
1: The bit is checked
23.5.15.
Pretended Networking mode control register 0 (CAN_PN_CTL0)
Address offset: 0xB00
Reset value: 0x0000 0100
All bits except bit 17, 16 of this register should be configured in Inactive mode only, because
they are blocked by hardware in other modes.
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
WTOIE
WMIE
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
NMM[7:0]
Reserved
DATAFT[1:0]
IDFT[1:0]
FFT[1:0]