![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 213](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782213.webp)
GD32A50x User Manual
213
9.5.
Register definition
MFCOM base address: 0x4003 8400
9.5.1.
Control register (MFCOM_CTL)
Address offset: 0x00
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SWRSTE
N
MFCOME
N
rw
rw
Bits
Fields
Descriptions
31:2
Reserved
Must be kept at reset value
1
SWRSTEN
Software reset enable
register accesses are ignored except the control register until this bit is cleared.
0: disable software reset
1: enable software reset ,all MFCOM registers except the control register are reset.
0
MFCOMEN
MFCOM enable
0: Disable MFCOM module.
1: Enable MFCOM module.
9.5.2.
Pin data register (MFCOM_PINDATA)
Address offset: 0x04
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
PDATA[7:0]
r
Bits
Fields
Descriptions