![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 373](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782373.webp)
GD32A50x User Manual
373
TIMERx_MCH0CV.
0: No multi mode channel 0 capture/compare interrupt occurred
1: Multi mode channel 0 capture/compare interrupt occurred
19:13
Reserved
Must be kept at reset value.
12
CH3OF
Channel 3 over capture flag
Refer to CH0OF description
11
CH2OF
Channel 2 over capture flag
Refer to CH0OF description
10
CH1OF
Channel 1 over capture flag
Refer to CH0OF description
9
CH0OF
Channel 0 over capture flag
When channel 0 is configured in input mode, this flag is set by hardware when a
capture event occurs while CH0IF flag has already been set. This flag is cleared by
software.
0: No over capture interrupt occurred
1: Over capture interrupt occurred
8
Reserved
Must be kept at reset value.
7
BRKIF
Break interrupt flag
When the break input is inactive, the bit is set by hardware.
When the break input is inactive, the bit can be cleared by software.
0: No active level break has been detected.
1: An active level has been detected.
6
TRGIF
Trigger interrupt flag
This flag is set on trigger event and cleared by software. When in pause mode, both
edges on trigger input generates a trigger event, otherwise, only an active edge on
trigger input can generates a trigger event.
0: No trigger event occurred
1: Trigger interrupt occurred
5
CMTIF
Channel commutation interrupt flag
This flag is set by hardware when the commutation event of channel occurs, and
cleared by software.
0: No channel commutation interrupt occurred
1: Channel commutation interrupt occurred
4
CH3IF
Channel 3 capture/compare interrupt flag
Refer to CH0IF description
3
CH2IF
Channel 2 capture/compare interrupt flag
Refer to CH0IF description
2
CH1IF
Channel 1 capture/compare interrupt flag