![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 571](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782571.webp)
GD32A50x User Manual
571
(DTLEN=00, CHLEN=0, CKPL=1)
I2S_CK
I2S_SD
16 bits
MSB
I2S_WS
MSB
LSB
frame 1
frame 2
13 bits
Figure 21-45. PCM standard long frame synchronization mode timing diagram
(DTLEN=10, CHLEN=1, CKPL=0)
I2S_CK
I2S_SD
32 bits
MSB
I2S_WS
MSB
LSB
frame 1
frame 2
13 bits
Figure 21-46. PCM standard long frame synchronization mode timing diagram
(DTLEN=10, CHLEN=1, CKPL=1)
I2S_CK
I2S_SD
32 bits
MSB
I2S_WS
MSB
LSB
frame 1
frame 2
13 bits
Figure 21-47. PCM standard long frame synchronization mode timing diagram
(DTLEN=01, CHLEN=1, CKPL=0)
I2S_CK
I2S_SD
24-bit data
MSB
I2S_WS
MSB
frame 1
frame 2
13 bits
8-bit 0
Figure 21-48. PCM standard long frame synchronization mode timing diagram
(DTLEN=01, CHLEN=1, CKPL=1)
I2S_CK
I2S_SD
24-bit data
MSB
I2S_WS
MSB
frame 1
frame 2
13 bits
8-bit 0
Figure 21-49. PCM standard long frame synchronization mode timing diagram
(DTLEN=00, CHLEN=1, CKPL=0)
I2S_CK
I2S_SD
16-bit data
MSB
I2S_WS
MSB
frame 1
frame 2
13 bits
16-bit 0