GD32A50x User Manual
396
reaching the filtering capacity configured by this bit, it is considered to be an
effective level.
The filtering capability configuration is as follows:
MCH0CAPFLT
[3:0]
Times
f
SAMP
4’b0000
Filter disabled.
4’b0001
2
f
TIMER_CK
4’b0010
4
4’b0011
8
4’b0100
6
f
DTS
/2
4’b0101
8
4’b0110
6
f
DTS
/4
4’b0111
8
4’b1000
6
f
DTS
/8
4’b1001
8
4’b1010
5
f
DTS
/16
4’b1011
6
4’b1100
8
4’b1101
5
f
DTS
/32
4’b1110
6
4’b1111
8
3:2
MCH0CAPPSC[1:0] Multi mode channel 0 input capture prescaler
This bit-field specifies the factor of the prescaler on channel 0 input. The prescaler
is reset when MCH0EN bit in TIMERx_CHCTL2 register is cleared.
00: Prescaler disable, capture occurs on every active edge of the input signal
01: The capture input prescaler factor is 2.
10: The capture input prescaler factor is 4.
11: The capture input prescaler factor is 8.
1:0
MCH0MS[1:0]
Multi mode channel 0 I/O mode selection
Same as output compare mode
Multi mode channel control register 1 (TIMERx_MCHCTL1)
Address offset: 0x4C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
MCH3MS
[2]
MCH2MS
[2]
Reserved
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MCH3CO
MCEN
MCH3COMCTL[2:0]
MCH3CO
MSEN
Reserved
MCH3MS[1:0]
MCH2CO
MCEN
MCH2COMCTL[2:0]
MCH2CO
MSEN
Reserved
MCH2MS[1:0]