GD32A50x User Manual
407
11: Both the counter is counting up and counting down, the O3CPRE signal is output
a pulse when the match events occur, and the pulse width is one CK_TIMER clock
cycle.
13:12
CH2OMPSEL[1:0]
Channel 2 output match pulse select
When the match events occurs, this bit is used to select the output of O2CPRE
which drives CH2_O.
00: The O2CPRE signal is output normal with the configuration of
CH2COMCTL[2:0] bits.
01: Only when the counter is counting up, the O2CPRE signal is output a pulse
when the match events occurs, and the pulse width is one CK_TIMER clock cycle.
10: Only when the counter is counting down, the O2CPRE signal is output a pulse
when the match events occurs, and the pulse width is one CK_TIMER clock cycle.
11: Both when the counter is counting up and counting down, the O2CPRE signal
is output a pulse when the match events occurs, and the pulse width is one
CK_TIMER clock cycle.
11:10
CH1OMPSEL[1:0]
Channel 1 output match pulse select
When the match events occurs, this bit is used to select the output of O1CPRE
which drives CH1_O.
00: The O1CPRE signal is output normal with the configuration of
CH1COMCTL[2:0] bits.
01: Only when the counter is counting up, the O1CPRE signal is output a pulse
when the match events occurs, and the pulse width is one CK_TIMER clock cycle.
10: Only when the counter is counting down, the O1CPRE signal is output a pulse
when the match events occurs, and the pulse width is one CK_TIMER clock cycle.
11: Both when the counter is counting up and counting down, the O1CPRE signal
is output a pulse when the match events occurs, and the pulse width is one
CK_TIMER clock cycle.
9:8
CH0OMPSEL[1:0]
Channel 0 output match pulse select
When the match events occurs, this bit is used to select the output of O0CPRE
which drives CH0_O.
00: The O0CPRE signal is output normal with the configuration of
CH0COMCTL[2:0] bits.
01: Only when the counter is counting up, the O0CPRE signal is output a pulse
when the match events occurs, and the pulse width is one CK_TIMER clock cycle.
10: Only when the counter is counting down, the O0CPRE signal is output a pulse
when the match events occurs, and the pulse width is one CK_TIMER clock cycle.
11: Both when the counter is counting up and counting down, the O0CPRE signal
is output a pulse when the match events occurs, and the pulse width is one
CK_TIMER clock cycle.