![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 135](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782135.webp)
GD32A50x User Manual
135
1: Enabled TIMER7 timer clock
12
SPI0EN
SPI0 clock enable
This bit is set and reset by software.
0: Disabled SPI0 clock
1: Enabled SPI0 clock
11
TIMER0EN
TIMER0 timer clock enable
This bit is set and reset by software.
0: Disabled TIMER0 timer clock
1: Enabled TIMER0 timer clock
10
ADC1EN
ADC1 interface clock enable
This bit is set and reset by software.
0: Disabled ADC1 interface clock
1: Enabled ADC1 interface clock
9
ADC0EN
ADC interface clock enable
This bit is set and reset by software.
0: Disabled ADC0 interface clock
1: Enabled ADC0 interface clock
8:2
Reserved
Must be kept at reset value
1
CMPEN
Comparator clock enable
This bit is set and reset by software.
0: Disabled comparator clock
1: Enabled comparator clock
0
CFGEN
System configuration clock enable
This bit is set and reset by software.
0: Disabled system configuration clock
1: Enabled system configuration clock
5.3.8.
APB1 enable register (RCU_APB1EN)
Address offset:0x1C
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
DACEN
PMUEN
BKPEN
Reserved
I2C1EN
I2C0EN
Reserved
USART2E
N
USART1
EN
Reserved
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved SPI1EN
Reserved
WWDGT
EN
Reserved
TIMER6E
N
TIMER5E
N
Reserved
TIMER1E
N