![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 642](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782642.webp)
GD32A50x User Manual
642
5
TSYNC
Time synchronization enable
0: Disable time
synchronization
1: Enable time
synchronization
4
MTO
Mailbox transmission order
0: Highest priority mailbox is transmitted first
1: Lowest number mailbox is transmitted first
3
MMOD
Monitor mode
0: Disable Monitor mode
1: Enable Monitor mode
2:0
Reserved
Must be kept at reset value.
23.5.3.
Timer register (CAN_TIMER)
Address offset: 0x08
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CNT[15:0]
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
CNT[15:0]
Counter value
This bit field contains the internal counter value used for timestamp generation.
23.5.4.
Receive mailbox public filter register (CAN_RMPUBF)
Address offset: 0x10
Reset value: 0xXXXX XXXX
This register is located in RAM.
All bits of this register should be configured in Inactive mode only, because they are blocked
by hardware in other modes.
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
MFD31
MFD30
MFD29
MFD28
MFD27
MFD26
MFD25
MFD24
MFD23
MFD22
MFD21
MFD20
MFD19
MFD18
MFD17
MFD16
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw