GD32A50x User Manual
169
rs
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
INSEL1[6:0]
Reserved
INSEL0[6:0]
rw
rw
Bits
Fields
Descriptions
31
LK
TRIGSEL register lock.
This bit is set by software and cleared only by a system reset. When it is set, it
disables write access to TRIGSEL_TIMER7BRKIN register.
0: TRIGSEL_TIMER7BRKIN register write is enabled.
1: TRIGSEL_TIMER7BRKIN register write is disabled.
30:24
INSEL3[6:0]
Trigger input source selection for output3
These bits are used to select trigger input signal connected to output3. The output
is used as the source of TIMER7_BRKIN3 trigger input. For the detailed
configuration, please refer to
Table 7-1. Trigger input bit fields selection
23
Reserved
Must be kept at reset value.
22:16
INSEL2[6:0]
Trigger input source selection for output2
These bits are used to select trigger input signal connected to output2. The output
is used as the source of TIMER7_BRKIN2 trigger input. For the detailed
configuration, please refer to
Table 7-1. Trigger input bit fields selection
15
Reserved
Must be kept at reset value.
14:8
INSEL1[6:0]
Trigger input source selection for output1
These bits are used to select trigger input signal connected to output1. The output
is used as the source of TIMER7_BRKIN1 trigger input. For the detailed
configuration, please refer to
Table 7-1. Trigger input bit fields selection
7
Reserved
Must be kept at reset value.
6:0
INSEL0[6:0]
Trigger input source selection for output0
These bits are used to select trigger input signal connected to output0. The output
is used as the source of TIMER7_BRKIN0 trigger input. For the detailed
configuration, please refer to
Table 7-1. Trigger input bit fields selection
7.5.10.
Trigger selection for TIMER19_ITI register (TRIGSEL_TIMER19IN)
Address offset: 0x24
Reset value: 0x3939 3939
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
LK
INSEL3[6:0]
Reserved
INSEL2[6:0]
rs
rw
rw