![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 302](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782302.webp)
GD32A50x User Manual
302
3:0
Reserved
Must be kept at reset value.
15.4.5.
DAC_OUT 8-bit right-aligned data holding register (OUT_R8DH)
Address offset: 0x10
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
OUT_DH[7:0]
rw
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value.
7:0
OUT_DH[7:0]
DAC_OUT 8-bit right-aligned data.
These bits specify the MSB 8 bits of the data that is to be converted by DAC_OUT.
15.4.6.
DAC_OUT data output register (OUT_DO)
Address offset: 0x14
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
OUT_DO [11:0]
r
Bits
Fields
Descriptions
31:12
Reserved
Must be kept at reset value.
11:0
OUT
_DO [11:0]
DAC_OUT
data output
These bits, which are read only, reflect the data that is being converted by
DAC_OUT
.
15.4.7.
DAC Status register (DAC_STAT)
Address offset: 0x18
Reset value: 0x0000 0000