GD32A50x User Manual
219
000: Disabled.
001: Receive mode.
010: Transmit mode.
011: Reserved.
100: Match store mode.
101: Match continuous mode.
110: Reserved.
111: Reserved.
9.5.11.
Shifter configuration x register (MFCOM_SCFGx)
Address offset: 0x100 + 0x004 * x, (x = 0 to 3)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
INSRC
Reserved
SSTOP[1:0]
Reserved
SSTART[1:0]
rw
rw
rw
Bits
Fields
Descriptions
31:9
Reserved
Must be kept at reset value.
8
INSRC
Input source
Selects the input source for the shifter.
0: Pin
1: Output of shifter x+1(x<3)
7:6
Reserved
Must be kept at reset value.
5:4
SSTOP[1:0]
Shifter stop bit
00: Disable stop bit
01: Reserved
10: In transmit mode, the stop bit is valid at low level. In receive or match store
mode, the stop bit is not low level
11: In transmit mode, stop bit high is valid. In receive or match store mode, stop bit
is not high. Error indicates set bit
Note
: In transmit mode, if the selected timer has enabled stop bits, the data frame
allows automatic insertion of stop bits.
In receive or match store mode, if the selected timer has the stop bit enabled, the
data frame allows automatic verification of the stop bit.
3:2
Reserved
Must be kept at reset value.