GD32A50x User Manual
143
13:7
Reserved
Must be kept at reset value
6
CRCRST
CRC reset
This bit is set and reset by software.
0: No reset CRC module
1: Reset CRC module
5:4
Reserved
Must be kept at reset value
3
DMAMUXRST
DMAMUX reset
This bit is set and reset by software.
0: No reset DMAMUX module
1: Reset DMAMUX module
2
Reserved
Must be kept at reset value
1
DMA1RST
DMA1 reset
This bit is set and reset by software.
0: No reset DMA1 module
1: Reset DMA1 module
0
DMA0RST
DMA0 reset
This bit is set and reset by software.
0: No reset DMA0 module
1: Reset DMA0 module
5.3.12.
Configuration register 1 (RCU_CFG1)
Address offset: 0x2C
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
PREDV[3:0]
rw
Bits
Fields
Descriptions
31:4
Reserved
Must be kept at reset value
3:0
PREDV[3:0]
CK_HXTAL divider previous PLL
This bit is set and reset by software. These bits can be written when PLL is disabled.
The CK_HXTAL is divided by (PREDV + 1).
0000: Input to PLL not divided
0001: Input to PLL divided by 2