GD32A50x User Manual
400
4’b0111
8
4’b1000
6
f
DTS
/8
4’b1001
8
4’b1010
5
f
DTS
/16
4’b1011
6
4’b1100
8
4’b1101
5
f
DTS
/32
4’b1110
6
4’b1111
8
3:2
MCH2CAPPSC[1:0] Multi mode channel 2 input capture prescaler.
This bit-field specifies the factor of the prescaler on channel 2 input. The prescaler
is reset when MCH2EN bit in TIMERx_CHCTL2 register is cleared.
00: Prescaler disable, capture occurs on every active edge of the input signal
01: The capture input prescaler factor is 2.
10: The capture input prescaler factor is 4.
11: The capture input prescaler factor is 8.
1:0
MCH2MS[1:0]
Multi mode channel 2 I/O mode selection
Same as output compare mode.
Multi mode channel control register 2 (TIMERx_MCHCTL2)
Address offset: 0x50
Reset value: 0x0000 0000
This register can be accessed by half-word(16-bit) or word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
MCH3FP[1:0]
MCH2FP[1:0]
MCH1FP[1:0]
MCH0FP[1:0]
rw
rw
rw
rw
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value.
7:6
MCH3FP[1:0]
Multi mode channel 3 capture/compare free polarity
Refer to MCH0FP[1:0] description.
5:4
MCH2FP[1:0]
Multi mode channel 2 capture/compare free polarity
Refer to MCH0FP[1:0] description.
3:2
MCH1FP[1:0]
Multi mode channel 1 capture/compare free polarity
Refer to MCH0FP[1:0] description.
1:0
MCH0FP[1:0]
Multi mode channel 0 capture/compare free polarity