GD32A50x User Manual
371
1: Enabled
7
BRKIE
Break interrupt enable
0: Disabled
1: Enabled
6
TRGIE
Trigger interrupt enable
0: Disabled
1: Enabled
5
CMTIE
Commutation interrupt enable
0: Disabled
1: Enabled
4
CH3IE
Channel 3 capture/compare interrupt enable
0: Disabled
1: Enabled
3
CH2IE
Channel 2 capture/compare interrupt enable
0: Disabled
1: Enabled
2
CH1IE
Channel 1 capture/compare interrupt enable
0: Disabled
1: Enabled
1
CH0IE
Channel 0 capture/compare interrupt enable
0: Disabled
1: Enabled
0
UPIE
Update interrupt enable
0: Disabled
1: Enabled
Interrupt flag register (TIMERx_INTF)
Address offset: 0x10
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
CH3COM
ADDIF
CH2COM
ADDIF
CH1COM
ADDIF
CH0COM
ADDIF
MCH3OF MCH2OF MCH1OF MCH0OF MCH3IF
MCH2IF
MCH1IF
MCH0IF
Reserved
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CH3OF
CH2OF
CH1OF
CH0OF Reserved
BRKIF
TRGIF
CMTIF
CH3IF
CH2IF
CH1IF
CH0IF
UPIF
rc_w0
rc_w0
rc_w0
rc_w0
.
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0