GD32A50x User Manual
130
1: Reset comparator
0
CFGRST
System configuration reset
This bit is set and reset by software.
0: No reset
1: Reset system configuration
5.3.5.
APB1 reset register (RCU_APB1RST)
Address offset: 0x10
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved.
DAC
RST
PMU
RST
BKP
RST
Reserved
I2C1
RST
I2C0
RST
Reserved
USART2
RST
USART1
RST
Reserved
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SPI1
RST
Reserved
WWDGT
RST
Reserved
TIMER6
RST
TIMER5
RST
Reserved
TIMER1
RST
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:30
Reserved
Must be kept at reset value
29
DACRST
DAC reset
This bit is set and reset by software.
0: No reset
1: Reset DAC
28
PMURST
Power control reset
This bit is set and reset by software.
0: No reset
1: Reset power control unit
27
BKPRST
Back-up control reset
This bit is set and reset by software.
0: No reset
1: Reset Back-up control unit
26:23
Reserved
Must be kept at reset value
22
I2C1RST
I2C1 reset
This bit is set and reset by software.
0: No reset
1: Reset I2C1