GD32A50x User Manual
369
Note:
This bit just used in composite PWM mode (when CH3CPWMEN=1,
CH3MS[2:0] = 3’b000 and CH3COMCTL=3’b110 or 3’b111).
30
CH2COMADDIE
Channel 2 additional compare interrupt enable
0: Disabled
1: Enabled
Note:
This bit just used in composite PWM mode (when CH2CPWMEN=1,
CH2MS[2:0] = 3’b000 and CH2COMCTL=3’b110 or 3’b111).
29
CH1COMADDIE
Channel 1 additional compare interrupt enable
0: Disabled
1: Enabled
Note:
This bit just used in composite PWM mode (when CH1CPWMEN=1,
CH1MS[2:0] = 3’b000 and CH1COMCTL=3’b110 or 3’b111).
28
CH0COMADDIE
Channel 0 additional compare interrupt enable
0: Disabled
1: Enabled
Note:
This bit just used in composite PWM mode (when CH0CPWMEN=1,
CH0MS[2:0] = 3’b000 and CH0COMCTL=3’b110 or 3’b111).
27
MCH3DEN
Multi mode channel 3 capture/compare DMA request enable
0: Disabled
1: Enabled
Note:
This bit just used for channel input and output independent mode (when
MCH3MSEL[1:0] = 2b’00).
26
MCH2DEN
Multi mode channel 2 capture/compare DMA request enable
0: Disabled
1: Enabled
Note:
This bit just used for channel input and output independent mode (when
MCH2MSEL[1:0] = 2b’00).
25
MCH1DEN
Multi mode channel 1 capture/compare DMA request enable
0: Disabled
1: Enabled
Note:
This bit just used for channel input and output independent mode (when
MMCH1SEL[1:0] = 2b’00).
24
MCH0DEN
Multi mode channel 0 capture/compare DMA request enable
0: Disabled
1: Enabled
Note:
This bit just used for channel input and output independent mode (when
MMCH0SEL[1:0] = 2b’00).
23
MCH3IE
Multi mode channel 3 capture/compare interrupt enable
0: Disabled
1: Enabled