![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 95](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782095.webp)
GD32A50x User Manual
95
Figure 3-1. Power supply overview
PMU
CTL
FWDGT
IRC40K
LDO
LXTAL
RTC
WKUPF
IRC8M
HXTAL
PLLs
POR / PDR
ADC
Backup Domain
NRST
PA0
PC13
V
DD
Domain
WKUPx
WKUPR
V
DD
3.3V/5V
V
BAK
Cortex-M33
AHB IPs
1.1V Domain
APB IPs
SLEEPING
SLEEPDEEP
1.1V
LVD: Low Voltage Detector
LDO: Voltage Regulator
POR: Power On Reset
PDR: Power Down Reset
OVD:Over Voltage Detector
WKUPN
LVD
DAC
V
DDA
3.3V/5V
V
DDA
Domain
BREG
BREG: Backup registers
OVD
BPOR: V
BAK
Power On Reset
BPOR
BKP PAD
BOR
BOR: Brownout Reset
3.3.1.
Backup domain
The Backup domain is powered by the V
DD
. The V
BAK
pin which drives Backup domain,
supplies power for RTC unit, LXTAL oscillator, BREG and three BKP PAD including PC13 to
PC15.
The Backup domain reset sources include the Backup domain Power On Reset (BPOR) and
the Backup domain software reset. The BPOR signal forces the device to stay in the reset
mode until V
BAK
is completely powered up. Also the application software can trigger the
Backup domain software reset by setting the BKPRST bit in the RCU_BDCTL register.
The clock source of the Real Time Clock (RTC) circuit can be derived from the Internal 40KHz
RC oscillator (IRC40K) or the Low Speed Crystal oscillator (LXTAL), or HXTAL clock divided
by 128. Before entering the power saving mode by executing the WFI / WFE instruction, the
Cortex
®
-M33 can setup the RTC register with an expected wakeup time and enable the
wakeup function to achieve the RTC timer wakeup event. After entering the power saving
mode for a certain amount of time, the RTC will wake up the device when the time match
event occurs. The details of the RTC configuration and operation will be described in the
When the Backup domain is supplied, the following functions are available: