GD32A50x User Manual
165
31
LK
TRIGSEL register lock.
This bit is set by software and cleared only by a system reset. When it is set, it
disables write access to TRIGSEL_ADC1 register.
0: TRIGSEL_ADC1 register write is enabled.
1: TRIGSEL_ADC1 register write is disabled.
30:7
Reserved
Must be kept at reset value.
6:0
INSEL0[6:0]
Trigger input source selection for output0
These bits are used to select trigger input signal connected to output1. The output
is used as the source of ADC1_RTTRG(ADC1 routine channel group) trigger input.
For the detailed configuration, please refer to
Table 7-1. Trigger input bit fields
7.5.5.
Trigger selection for DAC register (TRIGSEL_DAC)
Address offset: 0x10
Reset value: 0x0000 0015
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
LK
Reserved
rs
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
INSEL0[6:0]
rw
Bits
Fields
Descriptions
31
LK
TRIGSEL register lock.
This bit is set by software and cleared only by a system reset. When it is set, it
disables write access to TRIGSEL_DAC register.
0: TRIGSEL_DAC register write is enabled.
1: TRIGSEL_DAC register write is disabled.
30:7
Reserved
Must be kept at reset value.
6:0
INSEL0[6:0]
Trigger input source selection for output0
These bits are used to select trigger input signal connected to output0. The output
is used as the source of DAC_EXTRIG (DAC external trigger) input. For the detailed
configuration, please refer to
Table 7-1. Trigger input bit fields selection
7.5.6.
Trigger selection for TIMER0_ITI register (TRIGSEL_TIMER0IN)
Address offset: 0x14
Reset value: 0x2727 2727