GD32A50x User Manual
82
19
OB0_ECC
If an ECC bit error is detected in option bytes 0, this bit will be set. And the
ECCADDR records the offset address of option bytes 0.
0: No ECC error is detected in option bytes 0.
1: An ECC bit error is detected in option bytes 0.
18:15
Reserved
Must be kept at reset value.
14:0
ECCADDR[14:0]
The offset address of double word where an ECC error is detected.
Error address = base a ECCADDR[14:0] * 8, the base address can be the
start address of bank0, bank1, data flash, EEPROM SRAM, system area, option
bytes 0, option bytes 1 and OTP. For details, refer to
2.4.3.
Unlock key register 0 (FMC_KEY0)
Address offset: 0x08
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
KEY[31:16]
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
KEY[15:0]
w
Bits
Fields
Descriptions
31:0
KEY[31:0]
FMC_CTL0 unlock key
These bits are only be written by software.
Write KEY[31:0] with keys to unlock FMC_CTL0 register.
2.4.4.
Status register 0 (FMC_STAT0)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RSTERR
Reserved
CBCMDE
RR
ENDF
WPERR PGAERR PGERR PGSERR
BUSY
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
r
Bits
Fields
Descriptions