GD32A50x User Manual
416
DTCFG [7:5] =3’b111: DTvalue = (32+DTCFG [4:0])xt
DT
, t
DT
=t
DTS
*16.
This bit can be modified only when PROT [1:0] bit-filed in TIMERx_CCHP register
is 00.
Free complementary channel protection register 3 (TIMERx_FCCHP3)
Address offset: 0x88
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
This register is used to configure the outputs of CH3_O/MCH3_O.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FCCHP3
EN
Reserved
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ROS
IOS
Reserved
DTCFG[7:0]
rw
rw
rw
Bits
Fields
Descriptions
31
FCCHP3EN
Free complementary channel protection register 0 enable
0: the ROS
、
IOS and DTCFG[7:0] bits in TIMERx_CCHP register is active
1: the ROS
、
IOS and DTCFG[7:0] bits in TIMERx_FCCHP3 register is active
This bit can be modified only when PROT [1:0] bit-filed in TIMERx_CCHP register
is 00.
30:12
Reserved
Must be kept at reset value.
11
ROS
Run mode off-state configure
When POEN bit is set, this bit specifies the output state for the channels which has
a complementary output and has been configured in output mode.
0: When POEN bit is set, the channel output signals (CH3_O/MCH3_O) are
disabled.
1: When POEN bit is set, the channel output signals (CH3_O/MCH3_O) are
enabled, with relationship to CH3EN/ MCH3EN bits in TIMERx_CHCTL2 register.
This bit cannot be modified when PROT [1:0] bit-filed in TIMERx_CCHP register is
10 or 11.
10
IOS
Idle mode off-state configure
When POEN bit is reset, this bit specifies the output state for the channels which
has been configured in output mode.
0: When POEN bit is reset, the channel output signals (CH3_O/MCH3_O) are
disabled.
1: When POEN bit is reset, he channel output signals (CH3_O/MCH3_O) are
enabled, with relationship to CH3EN/ MCH3EN bits in TIMERx_CHCTL2 register.