GD32A50x User Manual
141
0: No CPU Lock-Up error reset generated
1: CPU Lock-Up error reset generated
17
BORRSTF
BOR reset flag
Set by hardware when a BOR reset generated.
Reset by writing 1 to the RSTFC bit.
0: No BOR reset generated
1: BOR reset generated
17:15
Reserved
Must be kept at reset value
14
LOPRSTEN
Lost of PLL reset enable
0: PLL monitor generates interrupt when error detected, if PLLMIE is 1
1:
PLL monitor generates reset when error detected
13
LOHRSTEN
Lost of HXTAL reset enable
0: No reset generated
1:
HXTAL Monitor generates reset when error detected
12
ECCRSTEN
ECC 2 bits error reset enable
0: No reset generated
1:
ECC generates reset when ECC 2 bits error detected
11
LVDRSTEN
Low voltage detection reset enable
0: No reset generated
1:
Low voltage detection generates reset when Vcore is lower than pre-setting
10
LOCKUPRSTEN
CPU Lock-Up reset enable
0: No reset generated
1:
CPU Lock-Up generates reset.
9:2
Reserved
Must be kept at reset value
1
IRC40KSTB
IRC40K stabilization
Set by hardware to indicate if the IRC40K output clock is stable and ready for use.
0: IRC40K is not stable
1: IRC40K is stable
0
IRC40KEN
IRC40K enable
Set and reset by software.
0: Disable IRC40K
1: Enable IRC40K
5.3.11.
AHB reset register (RCU_AHBRST)
Address offset: 0x28
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)