GD32A50x User Manual
133
16:15
Reserved
Must be kept at reset value
14
MFCOMEN
MFCOM port A clock enable
This bit is set and reset by software.
0: Disabled MFCOM port A clock
1: Enabled MFCOM port A clock
13:7
Reserved
Must be kept at reset value
6
CRCEN
CRC clock enable
This bit is set and reset by software.
0: Disabled CRC clock
1: Enabled CRC clock
5
Reserved
Must be kept at reset value
4
FMCSPEN
FMC clock enable
This bit is set and reset by software to enable/disable FMC clock during Sleep
mode.
0: Disabled FMC clock during Sleep mode
1: Enabled FMC clock during Sleep mode
3
DMAMUXEN
DMAMUX clock enable
This bit is set and reset by software.
0: Disabled DMAMUX clock
1: Enabled DMAMUX clock
2
SRAMSPEN
SRAM interface clock enable
This bit is set and reset by software to enable/disable SRAM interface clock during
Sleep mode.
0: Disabled SRAM interface clock during sleep mode.
1: Enabled SRAM interface clock during sleep mode
1
DMA1EN
DMA1 clock enable
This bit is set and reset by software.
0: Disabled DMA1 clock
1: Enabled DMA1 clock
0
DMA0EN
DMA0 clock enable
This bit is set and reset by software.
0: Disabled DMA0 clock
1: Enabled DMA0 clock
5.3.7.
APB2 enable register (RCU_APB2EN)
Address offset: 0x18
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)