GD32A50x User Manual
257
1: Enable event generation
8
SOIE
Synchronization overrun interrupt enable
0: Disable interrupt
1: Enable interrupt
7
Reserved
Must be kept at reset value.
6:0
MUXID[6:0]
Multiplexer input identification
Selects the input DMA request in multiplexer input sources.
12.5.2.
Request multiplexer channel interrupt flag register (DMAMUX_RM_INTF)
Address offset: 0x80
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SOIF11
SOIF10
SOIF9
SOIF8
SOIF7
SOIF6
SOIF5
SOIF4
SOIF3
SOIF2
SOIF1
SOIF0
r
r
r
r
r
r
r
r
r
r
r
r
Bits
Fields
Descriptions
31:12
Reserved
Must be kept at reset value.
11:0
SOIFx
Synchronization overrun event flag of request multiplexer channel x (x=0..11)
The flag is set when a synchronization event occurs on a DMA request line
multiplexer channel x, while the DMA request counter value is lower than NBR[4:0].
The flag is cleared by writing 1 to the corresponding SOIFCx bit in
DMAMUX_RM_INTC register.
12.5.3.
Request
multiplexer
channel
interrupt
flag
clear
register
(DMAMUX_RM_INTC)
Address offset: 0x084
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SOIFC11 SOIFC10 SOIFC9
SOIFC8
SOIFC7
SOIFC6
SOIFC5
SOIFC4
SOIFC3
SOIFC2
SOIFC1
SOIFC0