GD32A50x User Manual
16
List of Figures
Figure 1-1. The structure of the Cortex
......................................................... 26
Figure 1-2. Series system architecture of GD32A50x series
.................................................. 28
Figure 2-1. Process of page erase operation
............................................................................ 58
Figure 2-2. Process of mass erase operation
........................................................................... 59
Figure 2-3. Process of word program operation
...................................................................... 61
Figure 2-4. Process of fast programming operation
................................................................ 63
Figure 3-1. Power supply overview
............................................................................................ 95
Figure 3-2. Waveform of the POR / PDR
.................................................................................... 96
Figure 3-3. Waveform of the BOR
.............................................................................................. 97
Figure 3-4. Waveform of the LVD threshold
.............................................................................. 98
Figure 3-5. Waveform of the OVD threshold
............................................................................. 98
Figure 5-1. The system reset circuit
........................................................................................ 113
Figure 5-3. HXTAL clock source
............................................................................................... 115
Figure 5-4. HXTAL clock source in bypass mode
.................................................................. 116
Figure 6-1. Block diagram of EXTI
........................................................................................... 151
Figure 7-1. TRIGSEL main composition example
................................................................... 157
Figure 8-1. Basic structure of a general-pupose I/O
.............................................................. 178
Figure 8-2. Basic structure of Input configuration
................................................................. 180
Figure 8-3. Basic structure of Output configuration
.............................................................. 180
Figure 8-4. Basic structure of Analog configuration
............................................................. 181
Figure 8-5. Basic structure of Alternate function configuration
........................................... 182
Figure 9-1. MFCOM block diagram
........................................................................................... 196
Figure 9-2. Shifter microarchitecture
....................................................................................... 198
Figure 10-1. Block diagram of CRC calculation unit
.............................................................. 227
Figure 11-1. Block diagram of DMA
......................................................................................... 233
Figure 11-2. Handshake mechanism
........................................................................................ 235
Figure 11-3. DMA interrupt logic
.............................................................................................. 237
Figure 12-1. Block diagram of DMAMUX
................................................................................. 246
Figure 12-2. Synchronization mode
......................................................................................... 248
Figure 14-1. ADC module block diagram (for ADC0 and ADC1)
........................................... 269
Figure 14-2. Single operation mode
......................................................................................... 270
Figure 14-3. Continuous operation mode
............................................................................... 271
Figure 14-4. Scan operation mode, continuous disable
........................................................ 272
Figure 14-5. Scan operation mode, continuous enable
......................................................... 272
Figure 14-6. Discontinuous operation mode
.......................................................................... 273
Figure 14-7. 12-bit Data alignment
........................................................................................... 274
Figure 14-8. 6-bit Data alignment
............................................................................................. 274