![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 292](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782292.webp)
GD32A50x User Manual
292
1: Each conversion needs a trigger for an oversampled channel and the number of
triggers is determined by the oversampling ratio (OVSR[2:0]).
Note:
Software is allowed to write this bit only when ADCON=0 (which ensures
that no conversion is ongoing).
8:5
OVSS[3:0]
Oversampling shift
This bit is set and cleared by software.
0000: No shift
0001: Shift 1-bit
0010: Shift 2-bits
0011: Shift 3-bits
0100: Shift 4-bits
0101: Shift 5-bits
0110: Shift 6-bits
0111: Shift 7-bits
1000: Shift 8-bits
Other values are reserved.
Note
: Software is allowed to write this bit only when ADCON =0 (which ensures
that no conversion is ongoing).
4:2
OVSR[2:0]
Oversampling ratio
This bit filed defines the number of oversampling ratio.
000: 2x
001: 4x
010: 8x
011: 16x
100: 32x
101: 64x
110: 128x
111: 256x
Note
: Software is allowed to write this bit only when ADCON =0 (which ensures
that no conversion is ongoing)
.
1
Reserved
Must be kept at reset value.
0
OVSEN
Oversampler Enable
This bit is set and cleared by software.
0: Oversampler disabled
1: Oversampler enabled
Note
: Software is allowed to write this bit only when ADCON =0 (which ensures
that no conversion is ongoing).
14.7.13.
Watchdog 1 Channel Selection Register (ADC_WD1SR)
Address offset: 0xA0