![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 128](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782128.webp)
GD32A50x User Manual
128
Set by hardware when the internal 8 MHz RC oscillator clock is stable and the
IRC8MSTBIE bit is set.
Reset by software when setting the IRC8MSTBIC bit.
0: No IRC8M stabilization interrupt generated
1: IRC8M stabilization interrupt generated
1
LXTALSTBIF
LXTAL stabilization interrupt flag
Set by hardware when the external 32,768 Hz crystal oscillator clock is stable and
the LXTALSTBIE bit is set.
Reset by software when setting the LXTALSTBIC bit.
0: No LXTAL stabilization interrupt generated
1: LXTAL stabilization interrupt generated
0
IRC40KSTBIF
IRC40K stabilization interrupt flag
Set by hardware when the internal 40kHz RC oscillator clock is stable and the
IRC40KSTBIE bit is set.
Reset by software when setting the IRC40KSTBIC bit.
0: No IRC40K stabilization clock ready interrupt generated
1: IRC40K stabilization interrupt generated
5.3.4.
APB2 reset register (RCU_APB2RST)
Address offset: 0x0C
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
CAN1RST CAN0RST
Reserved
TIMER20
RST
TIMER19
RST
Reserved
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
USART0
RST
TIMER7
RST.
SPI0
RST
TIMER0
RST
ADC1
RST
ADC0
RST
Reserved
CMPRST CFGRST
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31
CAN1RST
CAN1 reset
This bit is set and reset by software.
0: No reset
1: Reset the CAN1
30
CAN0RST
CAN0 reset
This bit is set and reset by software.
0: No reset
1: Reset the CAN0