![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 259](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782259.webp)
GD32A50x User Manual
259
0: Disable interrupt
1: Enable interrupt
7:5
Reserved
Must be kept at reset value.
4:0
TID[4:0]
Trigger input identification
Selects the DMA request trigger input source.
12.5.5.
Request generator interrupt flag register (DMAMUX_RG_INTF)
Address offset: 0x140
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TOIF3
TOIF2
TOIF1
TOIF0
r
r
r
r
Bits
Fields
Descriptions
31:4
Reserved
Must be kept at reset value.
3:0
TOIFx
Trigger overrun event flag of request generator channel x (x=0..3)
The flag is set when a new trigger event occurs on DMA request generator channel
x, before the request counter underrun (the internal request counter programmed
via the NBRG[4:0] bits of the DMAMUX_RG_CHxCFG register).
The flag is cleared by writing 1 to the corresponding TOIFCx bit in the
DMAMUX_RG_INTC register.
12.5.6.
Request generator interrupt flag clear register (DMAMUX_RG_INTC)
Address offset: 0x144
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TOIFC3
TOIFC2
TOIFC1
TOIFC0
w
w
w
w
Bits
Fields
Descriptions