![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 222](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782222.webp)
GD32A50x User Manual
222
Bits
Fields
Descriptions
31:0
SBUFBBS[31:0]
Shift buffer bit byte swapped
Same as the MFCOM_SBUF register, except that the read/write register is bit
swapped within each byte, and reads return {SBUF[24:31], SBUF[16:23],
SBUF[8:15], SBUF[0:7]}.
9.5.16.
Timer control x register (MFCOM_TMCTLx)
Address offset: 0x400 + 0x004 * x, (x = 0 to 3)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
TRIGSEL[3:0]
TRIGPL TRIGSRC
Reserved
TMPCFG[1:0]
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TMPSEL[2:0]
TMPPL
Reserved
TMMOD[1:0]
rw
rw
rw
Bits
Fields
Descriptions
31:28
Reserved
Must be kept at reset value
27:24
TRIGSEL[3:0]
Trigger select
Select external trigger (TRIGSRC = 0):
0001: external trigger 0 input
0010: external trigger 1 input
0100: external trigger 2 input
1000: external trigger 3 input
Select internal trigger (TRIGSRC = 1):
0000: Pin 0
0001: Shifter 0 flag
0010: Pin 1
0011: Timer 0 trigger
0100: Pin 2
0101: Shifter 1 flag
0110: Pin 3
0111: Timer 1 trigger
1000: Pin4
1001: Shifter 2 flag
1010: Pin5
1011: Timer 2 trigger
1100: Pin6
1101: Shifter 3 flag