GD32A50x User Manual
90
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
EPCNT[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
EPCNT[15:0]
r
Bits
Fields
Descriptions
31:0
EPCNT[31:0]
Record the EEPROM erase counter.
2.4.13.
Option byte status register (FMC_OBSTAT)
Address offset: 0x5C
Reset value: 0xXXXX XX0X
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DATA[15:0]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
USER[7:0]
Reserved
PLEVEL[1:0]
OBERR
r
r
r
Bits
Fields
Descriptions
31:16
DATA[15:0]
Store OB_DATA[15:0] of option byte block after system reset
15:8
USER[7:0]
Store OB_USER byte of option byte block after system reset
7:3
Reserved
Must be kept at reset value
2:1
PLEVEL[1:0]
Security Protection level
00: No protection level
01: Protect level low
10: Reserved
11: Protect level high
0
OBERR
Option byte read error bit.
This bit is set by hardware when the option byte and its complement byte do not
match, and the option byte set 0xFF.
2.4.14.
Erase / Program protection register 0 (FMC_WP0)
Address offset: 0x60