GD32A50x User Manual
665
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
DBAUDPSC[9:0]
Reserved
DSJW[2:0]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DPTS[4:0]
Reserved
DPBS1[2:0]
Reserved
DPBS2[2:0]
rw
rw
rw
Bits
Fields
Descriptions
31:30
Reserved
Must be kept at reset value.
29:20
DBAUDPSC[9:0]
Baud rate prescaler for data bit time
The CAN data bit time baud rate prescaler.
19
Reserved
Must be kept at reset value.
18:16
DSJW[2:0]
Resynchronization jump width for data bit time
Resynchronization jump width time quantum = DSJW[2:0] + 1
15
Reserved
Must be kept at reset value.
14:10
DPTS[4:0]
Propagation time segment for data bit time
Propagation time segment time quantum = DPTS[4:0]
9:8
Reserved
Must be kept at reset value.
7:5
DPBS1[2:0]
Phase buffer segment 1 for data bit time
Phase buffer segment 1 time quantum = DPBS1[2:0] + 1
4:3
Reserved
Must be kept at reset value.
2:0
DPBS2[2:0]
Phase buffer segment 2 for data bit time
Phase buffer segment 2 time quantum = DPBS2[2:0] + 1
23.5.31.
CRC for classical and FD frame register (CAN_CRCCFD)
Address offset: 0xC08
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
ANTM[4:0]
Reserved
CRCTCI[20:16]
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CRCTCI[15:0]
r
Bits
Fields
Descriptions