GD32A50x User Manual
385
MCH3P MCH3EN
CH3P
CH3EN
MCH2P MCH2EN
CH2P
CH2EN
MCH1P MCH1EN
CH1P
CH1EN
MCH0P MCH0EN
CH0P
CH0EN
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15
MCH3P
Multi mode channel 3 capture/compare polarity
Refer to MCH0P description.
14
MCH3EN
Multi mode channel 3 capture/compare enable
Refer to MCH0EN description.
13
CH3P
Channel 3 capture/compare polarity
Refer to CH0P description.
12
CH3EN
Channel 3 capture/compare enable
Refer to CH0EN description.
11
MCH2P
Multi mode channel 2 output polarity
Refer to MCH0P description.
10
MCH2EN
Multi mode channel 2 output enable
Refer to MCH0EN description.
9
CH2P
Channel 2 capture/compare polarity
Refer to CH0P description.
8
CH2EN
Channel 2 capture/compare enable
Refer to CH0EN description.
7
MCH1P
Multi mode channel 1 output polarity
Refer to MCH0P description.
6
MCH1EN
Multi mode channel 1 output enable
Refer to MCH0EN description.
5
CH1P
Channel 1 capture/compare polarity
Refer to CH0P description.
4
CH1EN
Channel 1 capture/compare enable
Refer to CH0EN description.
3
MCH0P
Multi mode channel 0 output polarity
When Multi mode channel 0 is configured in output mode, and the MCH0MSEL[1:0]
= 2b’11, this bit specifies the MCH0_O output signal polarity.
0: Multi mode channel 0 output active high
1: Multi mode channel 0 output active low
When CH0 is configured in input mode, in conjunction with CH0P, this bit is used to
define the polatity of CH0.
This bit cannot be modified when PROT[1:0] bit-field in TIMERx_CCHP register is