![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 451](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782451.webp)
GD32A50x User Manual
451
1: Channel 2 output compare shadow enabled
The PWM mode can be used without verifying the shadow register only in single
pulse mode (when SPM=1).
2
Reserved
Must be kept at reset value.
1:0
CH2MS[1:0]
Channel 2 I/O mode selection
This bit-field specifies the work mode of the channel and the input signal selection.
This bit-field is writable only when the channel is not active (CH2EN bit in
TIMERx_CHCTL2 register is reset).
00: Channel 2 is programmed as output.
01: Channel 2 is programmed as input, IS2 is connected to CI2FE2.
10: Channel 2 is programmed as input, IS2 is connected to CI3FE2.
11: Channel 2 is programmed as input, IS2 is connected to ITS. This mode is
working only if an internal trigger input is selected (through TRGS bits in
TIMERx_SMCFG register).
Input capture mode:
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:12
CH3CAPFLT[3:0]
Channel 3 input capture filter control
Refer to CH0CAPFLT description
11:10
CH3CAPPSC[1:0]
Channel 3 input capture prescaler
Refer to CH0CAPPSC description
9:8
CH3MS[1:0]
Channel 3 mode selection
Same as output compare mode
7:4
CH2CAPFLT[3:0]
Channel 2 input capture filter control
The CI2 input signal can be filtered by digital filter and this bit-field configure the
filtering capability.
Basic principle of digital filter: continuously sample the CI2 input signal according to
f
SAMP
and record the number of times of the same level of the signal. After reaching
the filtering capacity configured by this bit, it is considered to be an effective level.
The filtering capability configuration is as follows:
CH2CAPFLT [3:0]
Times
f
SAMP
4’b0000
Filter disabled.
4’b0001
2
f
CK_TIMER
4’b0010
4
4’b0011
8
4’b0100
6
f
DTS
/2
4’b0101
8
4’b0110
6
f
DTS
/4
4’b0111
8