GD32A50x User Manual
376
Refer to CH0G description
3
CH2G
Channel 2 capture or compare event generation
Refer to CH0G description
2
CH1G
Channel 1 capture or compare event generation
Refer to CH0G description
1
CH0G
Channel 0 capture or compare event generation
This bit is set by software to generate a capture or compare event in channel 0, it is
automatically cleared by hardware. When this bit is set, the CH0IF flag will be set,
and the corresponding interrupt or DMA request will be sent if enabled. In addition,
if channel 0 is configured in input mode, the current value of the counter is captured
to TIMERx_CH0CV register, and the CH0OF flag is set if the CH0IF flag has been
set.
0: No generate a channel 0 capture or compare event
1: Generate a channel 0 capture or compare event
0
UPG
Update event generation
This bit can be set by software, and automatically cleared by hardware. When this
bit is set, the counter is cleared if the center-aligned or up counting mode is selected,
while in down counting mode it takes the auto-reload value. The prescaler counter
is cleared at the same time.
0: No generate an update event
1: Generate an update event
Channel control register 0 (TIMERx_CHCTL0)
Address offset: 0x18
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
CH1MS
[2]
CH0MS
[2]
CH1COM
ADDSEN
CH0COM
ADDSEN
Reserved
Reserved Reserved
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CH1COM
CEN
CH1COMCTL[2:0]
CH1COM
SEN
Reserved
CH1MS[1:0]
CH0COM
CEN
CH0COMCTL[2:0]
CH0COM
SEN
Reserved
CH0MS[1:0]
CH1CAPFLT[3:0]
CH1CAPPSC[1:0]
CH0CAPFLT[3:0]
CH0CAPPSC[1:0]
rw
rw
rw
rw
rw
rw
Output compare mode:
Bits
Fields
Descriptions
31
CH1MS[2]
Channel 1 I/O mode selection