GD32A50x User Manual
290
Bits
Fields
Descriptions
31:30
Reserved
Must be kept at reset value.
29:25
RSQ11[4:0]
refer to RSQ0[4:0] description
24:20
RSQ10[4:0]
refer to RSQ0[4:0] description
19:15
RSQ9[4:0]
refer to RSQ0[4:0] description
14:10
RSQ8[4:0]
refer to RSQ0[4:0] description
9:5
RSQ7[4:0]
refer to RSQ0[4:0] description
4:0
RSQ6[4:0]
refer to RSQ0[4:0] description
14.7.10.
Routine sequence register 2 (ADC_RSQ2)
Address offset: 0x34
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
RSQ5[4:0]
RSQ4[4:0]
RSQ3[4:1]
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RSQ3[0]
RSQ2[4:0]
RSQ1[4:0]
RSQ0[4:0]
rw
rw
rw
rw
Bits
Fields
Descriptions
31:30
Reserved
Must be kept at reset value.
29:25
RSQ5[4:0]
refer to RSQ0[4:0] description
24:20
RSQ4[4:0]
refer to RSQ0[4:0] description
19:15
RSQ3[4:0]
refer to RSQ0[4:0] description
14:10
RSQ2[4:0]
refer to RSQ0[4:0] description
9:5
RSQ1[4:0]
refer to RSQ0[4:0] description
4:0
RSQ0[4:0]
The channel number (0..17) is written to these bits to select a channel as the nth
conversion in the routine sequence.
14.7.11.
Routine data register (ADC_RDATA)
Address offset: 0x4C
Reset value: 0x0000 0000