GD32A50x User Manual
265
1: Hold the TIMER10 counter for debug when core halted.
29:24
Reserved
Must be kept at reset value.
23
CAN1_HOLD
CAN1 hold bit
This bit is set and reset by software.
0: no effect
1: Hold the CAN1 counter for debug when core halted.
22
CAN0_HOLD
CAN0 hold bit
This bit is set and reset by software.
0: no effect
1: Hold the CAN0 counter for debug when core halted.
21
MFCOM_HOLD
MFCOM hold bit
This bit is set and reset by software.
0: no effect
1: Hold the MFCOM counter for debug when core halted.
20
TIMER6_HOLD
TIMER6 hold bit
This bit is set and reset by software.
0: no effect
1: Hold the TIMER6 counter for debug when core halted.
19
TIMER5_HOLD
TIMER5 hold bit
This bit is set and reset by software.
0: no effect
1: Hold the TIMER5 counter for debug when core halted.
18
Reserved
Must be kept at reset value.
17
TIMER7_HOLD
TIMER7 hold bit
This bit is set and reset by software.
0: no effect
1: Hold the TIMER7 counter for debug when core halted.
16
I2C1_HOLD
I2C1 hold bit
This bit is set and reset by software.
0: no effect
1: Hold the I2C1 SMBUS timeout for debug when core halted.
15
I2C0_HOLD
I2C0 hold bit
This bit is set and reset by software.
0: no effect
1: Hold the I2C0 SMBUS timeout for debug when core halted.
14:12
Reserved
Must be kept at reset value.
11
TIMER1_HOLD
TIMER1 hold bit
This bit is set and reset by software.