![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 404](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782404.webp)
GD32A50x User Manual
404
Channel 1 additional compare value register (TIMERx_CH1COMV_ADD)
Address offset: 0x68
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CH1COMVAL_ADD[15:0]
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
CH1COMVAL_ADD
[15:0]
Additional compare value of channel 1
When channel 1 is configured in output mode, this bit-field contains value to be
compared to the counter. When the corresponding shadow register is enabled, the
shadow register updates by every update event.
Note:
This register just used in composite PWM mode(when CH1CPWMEN=1).
Channel 2 additional compare value register (TIMERx_CH2COMV_ADD)
Address offset: 0x6C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CH2COMVAL_ADD[15:0]
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
CH2COMVAL_ADD
[15:0]
Additional compare value of channel 2
When channel 2 is configured in output mode, this bit-field contains value to be
compared to the counter. When the corresponding shadow register is enabled, the
shadow register updates by every update event.
Note:
This register just used in composite PWM mode(when CH2CPWMEN=1).