![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 94](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782094.webp)
GD32A50x User Manual
94
3.
Power management unit (PMU)
3.1.
Overview
The power consumption is regarded as one of the most important issues for the devices of
GD32A50x series. Power management unit (PMU) provides three types of power saving
modes, including Sleep, Deep-sleep and Standby mode. These modes reduce the power
consumption and allow the application to achieve a best tradeoff among the conflicting
demands of CPU operating time, speed and power consumption. For GD32A50x devices,
there are three power domains, including V
DD
/ V
DDA
domain, 1.1V domain and Backup domain,
as is shown in the
Figure 3-1. Power supply overview
. The power of the V
DD
domain /
Backup domain is supplied directly by V
DD
. An embedded LDO in the V
DD
/ V
DDA
domain is
used to supply the 1.1V domain power.
3.2.
Characteristics
Three power domains: Backup domain, V
DD
/ V
DDA
domain and 1.1V domain.
Three power saving modes: Sleep, Deep-sleep and Standby modes.
Internal Voltage regulator (LDO) supplies around 1.1V voltage source for 1.1V domain.
Low Voltage Detector (LVD) issue an interrupt or event when the power is lower than a
programmed threshold.
Over Voltage Detector (OVD) issue an interrupt or event when the power is higher than
a programmed threshold.
3.3.
Function overview
Figure 3-1. Power supply overview
provides details on the internal configuration of the PMU
and the relevant power domains.