CHAPTER 9 TIMER/COUNTER FUNCTION
360
User’s Manual U15195EJ5V0UD
(4) Operation of capture/compare register (subchannels 0, 5)
Figures 9-79 and 9-80 show the operation of the capture/compare register (subchannels 0, 5).
Figure 9-79. Capture Operation: Timer 2 Count Value Read Timing (When CMSE050 Register’s
CCSEy Bit = 0, EEVEy Bit = 1, and CSCE0 Register’s SEVEy Bit = 0)
f
CLK
ED1
ED2
CAPTURE_S
READ_ENABLE_S
CVSEy0 register
CNT
LNKEy
Note 1
1
2
3
4
5
6
7
8
9
10
0
Note 2
Note 2
Undefined
2
6
9
Notes 1.
LNKEy bit of CMSE050 register
2.
If an event occurs at this timing, it is ignored.
Remarks 1.
f
CLK
: Base clock
2.
CNT: Count value of timer 2
CAPTURE_S: Capture trigger signal of sub capture register
ED1, ED2: Capture event signal inputs from edge selector
READ_ENABLE_S: Read timing for CVSEy0 register
3.
y = 0, 5