CHAPTER 9 TIMER/COUNTER FUNCTION
273
User’s Manual U15195EJ5V0UD
Figure 9-33. Change Timing from 100% Duty State (PWM Mode 2) (1/2)
(a) Operation timing of compare registers 0n0 to 0n2 (CM0n0 to CM0n2)
CM0n3
TM0n
count value
BFCM0nx
0000H
CM0nx
DTMnx
F/F
Interrupt request
Positive phase
(TO0n0, TO0n2, TO0n4)
Negative phase
(TO0n1, TO0n3, TO0n5)
a
b
b
c
d
a
b
b
c
Note
CM0n3
CM0n3
a
c
CM0nx
match
CM0nx
match
CM0n3
t
t
t
t
t
INTCM0n3
INTCM01x
INTCM01x INTCM0n3
INTCM0n3
INTCM0n3
Note
The F/F is reset upon a match with CM0nx.
Remarks 1.
n = 0, 1
2.
x = 0 to 2
3.
b > CM0n3
4.
t: Dead time = (DTRRn + 1)/f
CLK
(f
CLK
: Base clock)
5.
The above figure shows an active-high case.
6.
INTCM01x is generated on a match between TM01 and CM01x (a and c in the above figure).
INTCM00x is not generated.