CHAPTER 9 TIMER/COUNTER FUNCTION
361
User’s Manual U15195EJ5V0UD
Figure 9-80. Compare Operation: Timing of Compare Match and Write Operation to Register
(When CMSE050 Register’s CCSEy Bit = 1, EEVEy Bit = Arbitrary, and CSCE0
Register’s SEVEy Bit = Arbitrary)
f
CLK
CVSEy0 register
MATCH
R
Note 1
INTCC20, INTCC25
(output)
CNT
CPU write C/C
1
2
2
3
4
4
5
6
7
8
8
9
10
0
Note 2
Note 3
Note 2
Note 2
Note 3
Note 3
Notes 1.
Can control TM20/TM21 clear by subchannel 0/5 compare match and count direction
2.
When the MATCH signal occurs, the same waveform as the MATCH signal is generated.
3.
The pulse width is always 1 clock.
Remarks 1.
f
CLK
: Base clock
2.
CNT: Count value of timer 2
MATCH: CVSEy0 register compare match timing
R: Compare match input (subchannel 0/5)