CHAPTER 1 INTRODUCTION
25
User’s Manual U15195EJ5V0UD
1.6 Configuration of Function Block
1.6.1 Internal
block diagram
Timer 0:
TM00, TM01
Timer 1: TM10
Timer 2:
TM20, TM21
Timer 3: TM3
Timer 4: TM4
INTC
NMI
INTP2, INTP3
INTP0/ESO0,
INTP1/ESO1,
INTP4/TO3OFF,
INTP20/TI2,
INTP21/TO21 to
INTP24/TO24,
INTP25/TCLR2,
INTP30/TI3/TCLR3,
INTP31/TO3,
INTP100/TCUD10,
INTP101/TCLR10
TO000 to TO005,
TO010 to TO015
TIUD10/TO10
Note 1
Instruction
queue
PC
32-bit
barrel
shifter
Multiplier
32
×
32
→
64
CPU
ROM
RAM
BCU
ALU
CKSEL
CLKOUT
X1
X2
CV
SS
MODE0,
MODE1/V
PP
Note 2
RESET
V
DD
V
SS
V
SS3
PDL0 to PDL15
PDH0 to PDH5
PCT0, PCT1,
PCT4, PCT6
PCM0, PCM1
P40 to P42
P30 to P34
P20 to P27
P10 to P12
P00 to P05
ADTRG0
ANI00 to ANI05
AV
SS0
AV
DD0
ADTRG1
ANI10 to ANI17
AV
SS1
AV
DD1
System
registers
General-
purpose
registers
32 bits
×
32
Ports
ADC0
ADC1
CG
REGIN
REGOUT
RV
DD
V
SS3
Regulator
System
controller
6 KB
RD
UWR
LWR
ASTB
WAIT
AD0 to AD15
A16 to A21
UART0
UART1
CSI1
CSI0
TXD0
RXD0
SO1/TXD1
SI1/RXD1
SCK1/ASCK1
SO0
SI0
SCK0
SRAMC
ROMC
DMAC
MEMC
Notes 1.
µ
PD703114: 128 KB (mask ROM)
µ
PD70F3114: 128 KB (flash memory)
2.
µ
PD70F3114 only