CHAPTER 5 MEMORY ACCESS CONTROL FUNCTION
103
User’s Manual U15195EJ5V0UD
Figure 5-1. SRAM, External ROM, External I/O Access Timing (3/4)
(c) When writing (1 wait inserted)
T1
T2
TW
T3
Address
Data
Note
H
CLKOUT (output)
A16 to A21 (output)
AD0 to AD15 (I/O)
ASTB (output)
RD (output)
UWR, LWR (output)
WAIT (input)
Address
Note
AD0 to AD7 output invalid data when odd-numbered address byte data is accessed.
AD8 to AD15 output invalid data when even-numbered address byte data is accessed.
Remarks 1.
The circles indicate the sampling timing.
2.
Broken lines indicate high impedance.