CHAPTER 9 TIMER/COUNTER FUNCTION
359
User’s Manual U15195EJ5V0UD
Figure 9-78. Compare Operation: Mode with Buffer (When Operation Is Delayed Through Setting
of LNKEy Bit of CMSEx0 Register, CMSEx0 Register’s CCSEy Bit = 1, BFEEy Bit = 1)
f
CLK
LNKEy bit
Note
WRITE_ENABLE_S
MUXTB0
MUXTB1
MUXCNT
RELOAD2A
RELOAD1
RELOAD_PRIMARY
CVSEm0 register
CVPEm0 register
INTCC2m (output)
TB0
TB1
TB0
TB1
TB0
TB1
TB0
TB1
TB0
TB1
TB0
TB1
TB0
TB1
TB0
TB1
TB0
TB1
TB0
TB1
5
1
6
2
3
4
7
8
5
9
10
6
11
7
0
1
2
12
13
14
4
4
7
1
7
1
Note
LNKEy bit of CMSEx0 register
Remarks 1.
f
CLK
: Base clock
2.
MUXCNT: Count value to subchannel m
MUXTB0, MUXTB1: Multiplex signal of TM20, TM21
RELOAD1: Compare match signal
RELOAD2A: Zero count signal input of TM20 (occurs when TM20 = 0000H)
RELOAD_PRIMARY: Timing of write operation from CVSEm0 register to CVPEm0 register
WRITE_ENABLE_S: Timing of CVSEm0 register write operation
TB0: Count value of TM20 (in this figure, the maximum count value is 7)
TB1: Count value of TM21
3.
m = 1 to 4, x = 12, 34
y: When x = 12, y = 1, 2, and when x = 34, y = 3, 4