CHAPTER 1 INTRODUCTION
22
User’s Manual U15195EJ5V0UD
1.5 Pin Configuration (Top View)
•
100-pin plastic LQFP (fine pitch) (14
×
14)
µ
PD703114GC-
×××
-8EU
µ
PD70F3114GC-8EU
µ
PD703114GC-
×××
-8EU-A
µ
PD70F3114GC-8EU-A
µ
PD703114GC(A)-
×××
-8EU
µ
PD70F3114GC(A)-8EU
µ
PD703114GC(A)-
×××
-8EU-A
µ
PD70F3114GC(A)-8EU-A
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
100
99
98
97
96
95
94
93
92
91
90
89
88
87
86
85
84
83
82
81
80
79
78
77
76
TXD0/P31
SI1/RXD1/P32
SO1/TXD1/P33
SCK1/ASCK1/P34
TI2/INTP20/P20
TO21/INTP21/P21
TO22/INTP22/P22
TO23/INTP23/P23
TO24/INTP24/P24
TCLR2/INTP25/P25
TI3/INTP30/TCLR3/P26
TO3/INTP31/P27
V
SS
V
DD
PDL0/AD0
PDL1/AD1
PDL2/AD2
PDL3/AD3
PDL4/AD4
PDL5/AD5
PDL6/AD6
PDL7/AD7
PDL8/AD8
PDL9/AD9
PDL10/AD10
ANI04
ANI03
ANI02
ANI01
ANI00
AV
SS0
AV
DD0
TO015
TO014
TO013
TO012
TO011
TO010
V
SS
V
DD
TO005
TO004
TO003
TO002
TO001
TO000
INTP4/TO3OFF/P05
ADTRG1/INTP3/P04
ADTRG0/INTP2/P03
ESO1/INTP1/P02
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
ANI05
AV
DD1
AV
SS1
ANI10
ANI11
ANI12
ANI13
ANI14
ANI15
ANI16
ANI17
MODE0
V
SS3
RV
DD
REGOUT
REGIN
X1
X2
RESET
CV
SS
CKSEL
SI0/P40
SO0/P41
SCK0/P42
RXD0/P30
ESO0/INTP0/P01
NMI/P00
Note 2
TCLR10/INTP101/P12
TCUD10/INTP100/P11
TIUD10/TO10/P10
PCM1/CLKOUT
PCM0/WAIT
PCT6/ASTB
PCT4/RD
PCT1/UWR
PCT0/LWR
V
DD
V
SS3
MODE1/V
PP
Note 1
PDH5/A21
PDH4/A20
PDH3/A19
PDH2/A18
PDH1/A17
PDH0/A16
PDL15/AD15
PDL14/AD14
PDL13/AD13
PDL12/AD12
PDL11/AD11
Notes 1.
µ
PD70F3114 only
2.
The NMI/P00 pin always functions as the NMI pin. The level of the NMI pin can be read by
reading the P0.P00 bit.