100
User’s Manual U15195EJ5V0UD
CHAPTER 5 MEMORY ACCESS CONTROL FUNCTION
5.1 SRAM, External ROM, External I/O Interface
5.1.1 Features
• SRAM is accessed in a minimum of 3 states.
• A maximum of 7 programmable data wait states can be inserted according to DWC0 and DWC1 register
settings.
• Data waits can be controlled by WAIT pin input.
• An idle state (1 state) can be inserted after a read/write cycle by setting the BCC register.
• An address hold wait state or address setup wait state can be inserted by setting the AWC register.